



# 1/3-Inch 720p CMOS Image Sensor

Brief data sheet

Version 1.4 2013.04.12

# ZeeAnn Co., Ltd.

2F, 181-3, Gwangam-dong, Hanam-si, Gyeonggi-do, 465-230 Korea

T.+82-70-8224-4582

F.+82-2-482-0088

http://www.zeeann.com

sales@zeeann.com

# **ZA10S10**



### **Applications**

- security and surveillance cameras
- automotive cameras

#### **Features**

#### ■ Automatic controls :

automatic exposure control(AEC), automatic gain control (AGC), automatic black level calibration (ABLC), automatic white balance (AWB), auto flicker detection (AFD)

#### ■ Programmable controls :

exposure, gain, frame rate, horizontal mirror, vertical flip, scaling, windowing

#### ■ Image adjusting functions:

lens shading correction, color correction, gamma correction, hue and saturation, brightness, contrast, sharpness(edge enhancement), false color suppression, chroma suppression,

■ Efficient denoising coupled with defective pixel correction

- Support for eclipse cancellation
- Support for flash strobe and output enable
- Support for serial interface compatible with I<sup>2</sup>C
- Support for output formats:
   10-bit raw / denoised / ISP Bayer,
   YUV422, BT656, HREF, RGB565
- Support for image size :
   720p @ 60fps / 30fps / 15fps
   VGA @ 60fps / 30fps / 15fps
- Support for input clock: 12/16/24/48MHz
- On-chip phase locked loop (PLL, 96MHz)

## **Key specifications**

■ Active pixel array: 1280H X 720V

Optical format : 1/3 inchPixel size : 4.0um X 4.0um

■ Scan mode : progressive

■ Shutter : rolling shutter

■ Maximum image transfer rate :

720p and VGA (Bayer) : 60fps 720p and VGA (YUV) : 30fps

■ Output interface : 10-bit parallel

■ Output formats: 10-bit raw / denoised / ISP

Bayer, YUV422, BT656, HREF, RGB565

Sensitivity: 1.8V/Lux.sec

■ **SNR**: 39.0 dB

■ Dynamic range : 66.5 dB

■ Dark current : 13.7mV/sec@60°C

■ Input clock frequency: 12/16/24/48MHz ■ On-chip phase locked loop (PLL):96MHz

■ Power supply :

analog : 3.3V  $\pm$  10% core : 1.8V  $\pm$  5%

I/O: 2.6~3.6V (3.3V Typical)

Power requirement :

active: 302mW

standby: 511uW (master clock on) power down: 137uW (master clock off)

■ Temperature range :

operating: -40°C ~ 100°C (functional)



## 1. Signal Descriptions

**Table 1-1** lists the signal descriptions and their corresponding pin names for the ZA10S10 image sensor. Refer to the "chip information" file for the package information.

Table 1-1 Signal Descriptions (sheet 1 of 2)

| _        |             |                                                                                                                                               |
|----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| Name     | I/O<br>Type | Functions / Descriptions                                                                                                                      |
| AGND_ROW | Supply      | Analog control block power ground.                                                                                                            |
| AVDD_ROW | Supply      | Analog control block power 3.3V with 0.1uF to AGND_ROW. †                                                                                     |
| RGND     | Supply      | Regulator power ground.                                                                                                                       |
| RVDD     | Supply      | Regulator power 3.3V with 0.1uF to RGND. †                                                                                                    |
| PLLGND   | Supply      | PLL power ground.                                                                                                                             |
| PLLVDD   | Supply      | PLL control block power 1.8V with 0.1uF to PLLGND. †                                                                                          |
| DGND     | Supply      | Digital power ground.                                                                                                                         |
| DVDD     | Supply      | Digital power 1.8V with 0.1uF to DGND.                                                                                                        |
| IOGND    | Supply      | I/O power ground.                                                                                                                             |
| AVDD_REF | Supply      | Analog reference power 3.3V with 0.1uF to AGND_REF. †                                                                                         |
| AGND_REF | Supply      | Analog reference power ground.                                                                                                                |
| PVDD     | Supply      | Pixel power 3.3V with 0.1uF to AGND_REF. †                                                                                                    |
| DVDD     | Supply      | Digital power 1.8V with 0.1uF to DGND.                                                                                                        |
| DGND     | Supply      | Digital power ground.                                                                                                                         |
| IOVDD    | Supply      | I/O power 2.6V~3.3V with 0.1uF to IOGND. †                                                                                                    |
| IOGND    | Supply      | I/O power ground.                                                                                                                             |
| FSTROBE  | Output      | Flash or LED strobe output.                                                                                                                   |
| PIXCLK   | Output      | Pixel clock. Data can be latched by external devices at the rising or falling edge of PIXCLK. The polarity and drivability can be controlled. |
| PIXCLK   | Output      | Pixel clock. Data can be latched by external devices at the rising or falling edge of PIXCLK. The polarity and drivability can be controlled. |

<sup>†.</sup> The decoupled capacitors must be tied to the corresponding ground pins.



Table 1-1 Signal Descriptions (sheet 2 of 2)

| SYSCLK In | i/O<br>ype<br>nput<br>nput | Functions / Descriptions  Master clock. (12/16/24/48 MHz)  Asynchronous system reset. All registers are set to their                                                                                                                                                                                                                                           |
|-----------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RSTB Ir   | ·                          | Asynchronous system reset. All registers are set to their                                                                                                                                                                                                                                                                                                      |
|           | nput                       | Asynchronous system reset. All registers are set to their                                                                                                                                                                                                                                                                                                      |
| OUTEN Ir  |                            | default values.                                                                                                                                                                                                                                                                                                                                                |
|           | nput                       | Data output enable. When OUTEN is 'HIGH', D[9:0] are tristate mode. But, sensor is operation or not.                                                                                                                                                                                                                                                           |
| SADR1 Ir  | nput                       | Two-wire serial interface slave address bit5.                                                                                                                                                                                                                                                                                                                  |
| SADR0 In  | nput                       | Two-wire serial interface slave address bit2.                                                                                                                                                                                                                                                                                                                  |
| SCLK Ir   | nput                       | Two-wire serial interface clock.                                                                                                                                                                                                                                                                                                                               |
| STDBY Ir  | nput                       | Power down operation. When STDBY='1' there is neither current-flow in any analog circuit branches, nor any beat of digital clock. D[9:0] and PIXCLK, HSYNC, VSYNC pins can be controlled to be all '1', '0' or tri-state. But it is possible to control internal registers through I2C bus interface in STDBY mode. All registers retain their current values. |
| D0 I      | I/O                        | Parallel pixel data output 0.                                                                                                                                                                                                                                                                                                                                  |
| D1 I      | I/O                        | Parallel pixel data output 1.                                                                                                                                                                                                                                                                                                                                  |
| D2 I      | I/O                        | Parallel pixel data output 2.                                                                                                                                                                                                                                                                                                                                  |
| D3 I      | I/O                        | Parallel pixel data output 3.                                                                                                                                                                                                                                                                                                                                  |
| D4 I      | I/O                        | Parallel pixel data output 4.                                                                                                                                                                                                                                                                                                                                  |
| D5 I      | I/O                        | Parallel pixel data output 5.                                                                                                                                                                                                                                                                                                                                  |
| D6 I      | I/O                        | Parallel pixel data output 6.                                                                                                                                                                                                                                                                                                                                  |
| D7 I      | I/O                        | Parallel pixel data output 7.                                                                                                                                                                                                                                                                                                                                  |
| D8 I      | I/O                        | Parallel pixel data output 8.                                                                                                                                                                                                                                                                                                                                  |
| D9 I      | I/O                        | Parallel pixel data output 9.                                                                                                                                                                                                                                                                                                                                  |
| HSYNC I   | I/O                        | Horizontal synchronization output. Asserted when pixel data output is valid.                                                                                                                                                                                                                                                                                   |
| VSYNC I   | I/O                        | Vertical synchronization output.                                                                                                                                                                                                                                                                                                                               |
| SDATA I   | I/O                        | Two-wire serial interface data.                                                                                                                                                                                                                                                                                                                                |
| NC I      | NC                         | No connect                                                                                                                                                                                                                                                                                                                                                     |